Açık Akademik Arşiv Sistemi

Real Time Hardware Implementation of the 3D Chaotic Oscillator which having Golden-Section Equilibra

Show simple item record

dc.contributor.authors Tuna, M; Fidan, CB; Koyuncu, I; Pehlivan, I;
dc.date.accessioned 2020-02-24T14:17:35Z
dc.date.available 2020-02-24T14:17:35Z
dc.date.issued 2016
dc.identifier.citation Tuna, M; Fidan, CB; Koyuncu, I; Pehlivan, I; (2016). Real Time Hardware Implementation of the 3D Chaotic Oscillator which having Golden-Section Equilibra. 2016 24TH SIGNAL PROCESSING AND COMMUNICATION APPLICATION CONFERENCE (SIU), , 1312-1309
dc.identifier.uri https://hdl.handle.net/20.500.12619/45065
dc.description.abstract In this study, the continuous-time, autonomous, 3D chaotic system having golden-section equilibra which is recently presented in the literature is implemented firstly as discrete time on an FPGA. In this design, the 3D chaotic system was programmed in 32-bit IQ-Math (16I-16Q) fixed-point number format using VHDL and Heun algorithm. The designed system has been synthesized and tested, using Xilinx ISE design tool, on Virtex-6 FPGA chip. According to the test results, operation frequency of the FPGA-based new chaotic signal generator is certain as 406.736MHz. In addition, chip statistics and performance results of the new chaotic oscillator are presented after the "Route&Place" processes performed on Xilinx ISE design tool. The chaotic oscillator design realized with fixed-point number format on FPGA has been shown to be use lesser chip hardware and higher operating frequency compared to the floating-point standard.
dc.language Turkish
dc.publisher IEEE
dc.subject Engineering
dc.title Real Time Hardware Implementation of the 3D Chaotic Oscillator which having Golden-Section Equilibra
dc.type Proceedings Paper
dc.identifier.startpage 1309
dc.identifier.endpage 1312
dc.contributor.department Sakarya Üniversitesi/Fen-Edebiyat Fakültesi/Kimya Bölümü
dc.contributor.saüauthor Tuna, Murat
dc.contributor.saüauthor Pehlivan, İhsan
dc.relation.journal 2016 24TH SIGNAL PROCESSING AND COMMUNICATION APPLICATION CONFERENCE (SIU)
dc.identifier.wos WOS:000391250900304
dc.contributor.author Tuna, Murat
dc.contributor.author Can Bulent Fidan
dc.contributor.author Ismail Koyuncu
dc.contributor.author Pehlivan, İhsan


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record