Açık Akademik Arşiv Sistemi

Fully CMOS Memristor Based Chaotic Circuit

Show simple item record

dc.contributor.authors Yener, SC; Kuntman, HH
dc.date.accessioned 2020-02-27T07:00:15Z
dc.date.available 2020-02-27T07:00:15Z
dc.date.issued 2014
dc.identifier.citation Yener, SC; Kuntman, HH (2014). Fully CMOS Memristor Based Chaotic Circuit. RADIOENGINEERING, 23, 1149-1140
dc.identifier.issn 1210-2512
dc.identifier.uri https://doi.org/
dc.identifier.uri https://hdl.handle.net/20.500.12619/64703
dc.description.abstract This paper demonstrates the design of a fully CMOS chaotic circuit consisting of only DDCC based memristor and inductance simulator. Our design is composed of these active blocks using CMOS 0.18 mu m process technology with symmetric +/- 1.25 V supply voltages. A new single DDCC+ based topology is used as the inductance simulator. Simulation results verify that the design proposed satisfies both memristor properties and the chaotic behavior of the circuit. Simulations performed illustrate the success of the proposed design for the realization of CMOS based chaotic applications.
dc.language English
dc.publisher SPOLECNOST PRO RADIOELEKTRONICKE INZENYRSTVI
dc.subject Memristor; CMOS design; DDCC; Chua's circuit; chaotic oscillators
dc.title Fully CMOS Memristor Based Chaotic Circuit
dc.type Article
dc.identifier.volume 23
dc.identifier.startpage 1140
dc.identifier.endpage 1149
dc.contributor.department Sakarya Üniversitesi/Mühendislik Fakültesi/Elektrik-Elektronik Mühendisliği Bölümü
dc.contributor.saüauthor Yener, Şuayb Çağrı
dc.relation.journal RADIOENGINEERING
dc.identifier.wos WOS:000346949700004
dc.contributor.author Yener, Şuayb Çağrı


Files in this item

Files Size Format View

There are no files associated with this item.

This item appears in the following Collection(s)

Show simple item record